Open-circuit fault diagnosis and fault tolerance for shunt active power filter
来源期刊:中南大学学报(英文版)2017年第11期
论文作者:但汉兵 彭涛 赵帅 玉华雄
文章页码:2582 - 2595
Key words:fault diagnosis; fault tolerant; reference model; over-modulation; three-phase four-switch topology; shunt active power filter
Abstract: The open-circuit fault of the power switches in shunt active power filter (SAPF) would exacerbate the harmonic pollution of power grid, and degrade the reliability of the devices and system. A fault diagnosis method is proposed based on reference model and an over-modulation strategy under hardware fault tolerance for SAPF. First, a mathematic model is established for SAPF. Second, the residuals are generated by comparing the outputs of reference model and those of actual model, and open-switch fault is detected and diagnosed by residual evaluation. After that, hardware fault tolerance is performed with the three-phase four-switch (TPFS) topology to isolate the faulty phase. Finally, the over-modulation strategy is proposed to increase the voltage transfer ratio of the TPFS topology. Simulation and experimental results verified the feasibility and effectiveness of the proposed method.
Cite this article as: PENG Tao, ZHAO Shuai, DAN Han-bing, YU Hua-xiong. Open-circuit fault diagnosis and fault tolerance for shunt active power filter [J]. Journal of Central South University, 2017, 24(11): 2582–2595. DOI:https://doi.org/10.1007/s11771-017-3672-9.
J. Cent. South Univ. (2017) 24: 2582-2595
DOI: https://doi.org/10.1007/s11771-017-3672-9
PENG Tao(彭涛), ZHAO Shuai(赵帅), DAN Han-bing(但汉兵), YU Hua-xiong(玉华雄)
School of Information Science and Engineering, Central South University, Changsha 410083, China
Central South University Press and Springer-Verlag GmbH Germany, part of Springer Nature 2017
Abstract: The open-circuit fault of the power switches in shunt active power filter (SAPF) would exacerbate the harmonic pollution of power grid, and degrade the reliability of the devices and system. A fault diagnosis method is proposed based on reference model and an over-modulation strategy under hardware fault tolerance for SAPF. First, a mathematic model is established for SAPF. Second, the residuals are generated by comparing the outputs of reference model and those of actual model, and open-switch fault is detected and diagnosed by residual evaluation. After that, hardware fault tolerance is performed with the three-phase four-switch (TPFS) topology to isolate the faulty phase. Finally, the over-modulation strategy is proposed to increase the voltage transfer ratio of the TPFS topology. Simulation and experimental results verified the feasibility and effectiveness of the proposed method.
Key words: fault diagnosis; fault tolerant; reference model; over-modulation; three-phase four-switch topology; shunt active power filter
1 Introduction
With the massive use of electronic devices, nonlinear loads and distributed resources, harmonic pollution of power grid has become increasingly prominent. The harmonic pollution considerably reduces the efficiency of power grid, and disturbs the stable operation of other power equipment. Shunt active power filter (SAPF), with the function of harmonic suppression and reactive power compensation, has attracted a lot of attention [1, 2].
Power switches, the core part of SAPF, which operate under the condition of high switching frequency and thermal stress for a long time, are prone to failure or damage [3]. If an open-switch fault occurred, the operation performance of SAPF would deteriorate, and it would exacerbate the harmonic pollution of power grid. Meanwhile, other normal switches have to bear overcurrent and overheating. These conditions combined with uninterrupted operation for a long time may cause a series of problems, such as component ageing and parameter drift, which would eventually lead to the failure rate increase and reliability degradation of the devices and system [4]. Therefore, it is crucial to find a real-time monitoring and a fault diagnosis method to improve the reliability of SAPF.
Fault diagnosis methods are divided into analytical model and data driven method [5]. Reference model method is to generate the output difference between reference model and actual model. Then, the output difference is used as a residual and is compared with a predefined threshold. If the residual is greater than the threshold, there is a failure. This method has been applied to the open-switch fault diagnosis in cycloconverter diver system, advanced static var generation (ASVG) and voltage-source inverter (VSI) [6–8]. However, issues on diagnosing the open-switch fault of SAPF based on reference model have been paid little attention to [9].
Fault tolerant is an effective technique to improve the reliability of power electronic system [10]. Fault tolerant methods are classified into hardware-based method and software-based method [11, 12]. Three kinds of hardware-based fault tolerant topologies, parallel redundant, phase redundant and three-phase four-switch (TPFS), have already been applied to SAPF system [13]. The TPFS topology does not need any extra power switch and cooling equipment [14, 15], but the voltage transfer ratio reduces by half, compared with the normal operation’s [16]. In Refs. [17, 18], the reference voltage of DC-link is set as two times the normal operation’s to achieve the expected value. Under this condition, the voltage of normal switches would be increased a lot, so as the power loss. Therefore, it is necessary to increase the voltage transfer ratio without greatly raising the DC-link reference voltage with the TPFS topology.
The over-modulation strategy was proposed in 1993 by HOLTZ et al [19] for the first time, and it was applied to the modulation algorithm of inverter to raise the voltage transfer ratio. Currently, over-modulation strategy has been widely applied to the VSI [20–22]. However, with the TPFS topology, researches on over-modulation strategy for increasing the voltage transfer ratio have rarely been seen.
This paper proposes an open-switch fault diagnosis and fault tolerant scheme for SAPF. At first, a reference model fault diagnosis method is proposed to locate the faulty switch. A TPFS topology is used for hardware fault tolerance, and an over-modulation strategy is proposed to increase the voltage transfer ratio of the TPFS topology. Simulation and experimental results are presented respectively to verify the validity and feasibility of the proposed method.
2 Open-circuit fault diagnosis based on reference model
2.1 Open-circuit fault analysis
The six-switch SAPF topology is shown in Fig. 1.ea, eb and ec denote the grid voltages; ia, ib and ic represent the compensating currents of SAPF; van, vbn and vcn denote the output voltages of the SAPF; vao, vbo and vco denote the phase voltages of the SAPF; isa, isb and isc represent the grid currents; iLa, iLb and iLc represent the load current; vLa, vLb and vLc denote the load voltages; Dk and D′k are the antiparallel diodes, k=a, b or c; Cdc represents the DC-link capacitor; vdc is the voltage of Cdc; Ls denotes the impendence of the electric wire, and the value of Ls is small enough to be neglected; Lf is the filter inductance;
Suppose that all devices are ideal. The structure of Sk (k=a, b or c) under normal and open-circuit fault condition are shown in Figs. 2(a) and (b).
Fig. 1 Circuit diagram of six-switch SAPF topology
Introduce switching function ck to indicate the on or off state of switch Sk and S′k.
(1)
Output voltage vkn under normal and Sk open-circuit fault condition is shown in Table 1.
Fig. 2 Structure of Sk (k=a, b, c) under normal(a) and open-circuit(b) fault condition
Table 1 Output voltage vkn under normal and Sk open-circuit fault condition
2.2 Reference model establishing
The relationship between the phase voltage and the compensating current is shown as follows:
(2)
Transform Eq. (2) into two dimensions under dq axis as
(3)
where ω denotes the fundamental frequency of grid; id and iq represent the compensating current under dq axis; vdo and vqo represent the output voltage under dq axis; ed and eq represent the grid voltage under dq axis.
Take the model under normal condition as the reference model, which is described as
(4)
whereare the compensating currents of reference model, which are regarded as the references of id and iq; are the phase voltages of reference model, which are regarded as the references of vdo and vqo.
Discretize Eqs. (3), (4) as
(5)
(6)
where T is the sampling period; id(k), iq(k), and are the kth sampling data of id, iq, and id(k–1), iq(k–1), …, are the (k–1)th sampling data of relevant variables.
2.3 Residual generating
Compare the outputs of actual model with those of the reference model, and define the residual under dq axis rd(k), rq(k) as
(7)
Substitute Eqs. (5), (6) into Eq. (7):
(8)
where vdo(k), vqo(k), are calculated by following equations:
(9)
(10)
Three-phase residual ra(k), rb(k) and rc(k) are obtained after Clarke transformation as
(11)
2.4 Fault detection
For the existence of dead-zone time, forward conductive voltage, saturation voltage and other characteristics of power device, the residual obtained in Section 2.3 may be not zero even if no open-circuit fault occurs. So, an appropriate threshold is necessary to avoid misdiagnosis of SAPF system.
According to the principle of the maximum instantaneous value, the threshold of fault detection vth is defined as
(12)
where are the dead-zone voltage of SAPF; m is a dynamic parameter, which is set after a series of experiments. The misdiagnosis rate will increase if the value of m is too small, while the missing rate will increase if m is too big.
Define the flag of residual εk (k=a, b, c) as follows:
(13)
When εk=0, it indicates that no fault exists in the SAPF; while εk=1 or εk=–1 indicates that the SAPF might be operating under open-circuit fault condition. The relationship between the value of εk and fault location is presented in Table 2.
Table 2 Relationship between value of εk and fault location
To avoid noise and other disturbance, fault duration time Tf is introduced. The value of Tf is an integral multiple of system period, which is determined by some experiments.
Define fault sensitivity coefficient kf as
(14)
Define flag of fault detection Fk(a,b,c) as follows:
(15)
If any one of Fa, Fb and Fc equals 1, an open-circuit fault is considered to occur in the SAPF.
2.5 Fault diagnosis
The value of Fk is relevant to the open-circuit fault location of SAPF. The flag of fault diagnosis is defined as FT. Combined with flag of fault detection Fk, a decision table is established, as shown in Table 3. After the detection of the open-circuit fault, the faulty switch is located by checking this table.
Table 3 Decision table of fault diagnosis
In conclusion, the implementation process of open- circuit fault diagnosis is shown in Fig. 3.
3 Hardware fault tolerance with over- modulation strategy
3.1 TPFS hardware fault tolerant topology
The hardware fault tolerant topology of SAPF is presented in Fig. 4, where C1 and C2 are the DC-link capacitors; vdc1 and vdc2 are the voltage of C1 and C2; TRa, TRb, TRc are the bidirectional thyristors. TRa, TRb and TRc are off when SAPF operates under normal condition [16].
If a power switch is open-circuit, the faulty switch could be located by the fault diagnosis method proposed in Section 2. The switching driving signal is set to zero to isolate the faulty leg. Meanwhile, these two power switches of faulty phase are replaced by two split capacitors. The bidirectional thyristor is triggered on and the node k (k=a, b, c) of faulty phase is connected with the neutral point of the DC-link capacitor.
If the open-circuit fault occurs in Sa, set the switching driving signal of Sa, S′a to zero to isolate leg a. Next, trigger TRa to connect node a to the neutral point n. The SAPF topology changes into TPFS topology, as shown in Fig. 5.
After hardware fault tolerance, the voltage transfer ratio decreases by half. As a consequence, the amplitude of maximum output voltage of the SAPF drops by half if the DC-link reference voltage is not changed.
3.2 Over-modulation strategy under TPFS topology
If the open-circuit fault occurs in Sa, there are four on-off states (cb, cc) of leg b and c, (0, 0), (0, 1), (1, 0) and (1, 1). The relationship between output voltage of SAPF and the on-off states of switch is expressed as
(16)
The relationship between DC-link reference voltage vector Ur and output voltage of SAPF is expressed as
(17)
Four basic voltage vectors, corresponding to four on-off states, are represented by U0, U1, U2 and U3. The relationship between the basic voltage vectors and the components of reference voltage vector Ur in two- dimension stationary frame is shown in Table 4. The vector space is divided into 4 quadrants by the four basic voltage vectors, as shown in Fig. 6, where θr denotes the angle between reference voltage vector Ur and α axis.
Reference voltage vector Ur is composed by two adjacent basic voltage vectors at any part of the vector space. Taking quadrant 1 for example, Ur is composed by U0 and U1, and the action time of those two basic voltage vectors is expressed as
(18)
where Tr1 and Tr2 are the action time of U0 and U1 respectively; zero vector is added to complement a switching period, which is equaled by introducing two opposite voltage basic vectors at the same time, and the action time of zero vector is denoted by Tr0; Ts is the switching period.
Fig. 3 Sketch of implementation process for open-circuit fault diagnosis
Fig. 4 Hardware fault tolerant topology of SAPF
Fig. 5 TPFS topology when Sa is open
Table 4 Relationship between uα, uβ and basic voltage vectors
Space vector pulse width modulation (SVPWM) is used for SAPF under TPFS topology and the implementation process is shown in Fig. 7, where Tb and Tc are the duty ratio of SVPWM under TPFS topology.
Define modulation index M as follows:
(19)
Connect the endpoint of the four basic voltage vectors and a rhombus is formed. When the track of reference voltage vector is tangent with the margin of rhombus, When the track is beyond the margin of the rhombus, M>0.5774, which is called the over-modulation. There are three over- modulation zones as
(20)
Under the condition of over-modulation, the relationship between actual output voltage vector and output voltage of SAPF is expressed as
(21)
where Unk (k=I, II, III) is the actual output voltage vector compensated by compensating voltage vector in over-modulation zone k.
Fig. 6 Voltage vectors of SAPF under TPFS topology
Taking vector space quadrant 1 for example, three over-modulation zones are analyzed.
1) Over-modulation zone I
The voltage vectors of over-modulation zone I are shown in Fig. 8, where the reference voltage vector Ur1 is represented by dotted circular arc. A compensate voltage vector Uc1 is added, represented by the thin solid line FG, and the compensating areas are ABFE and CDHG. The heavy line EFGH represents the actual voltage vector Un1. φ1 is the angle between basic voltage vector U0 and OF, where F is the intersection of compensating voltage vector Uc1 and the margin of rhombus. By geometric analysis, the range of φ1 is fixed, that is 0<φ1≤π/6.
Fig. 7 Implementation process of SVPWM under TPFS topology
Fig. 8 Voltage vectors of over-modulation zone I
According to Fig. 8, the amplitude of compensating vector Uc1 is expressed as
(22)
The amplitude of actual voltage vector Un1 is expressed as
(23)
After Fourier transformation, the fundamental component of |Un1| is expressed as
(24)
To compensate the part of Ur1 beyond the margin of rhombus, set:
(25)
On the basis of Eqs. (19), (23), (24) and (25), the relationship between M and φ1 is shown as
(26)
From Eq. (26), the graph of relationship between M and φ1 is plotted in Fig. 9.
Fig. 9 Relationship between M and φ1 in zone I
On the basis of given reference voltage vector, the modulation index M is calculated. If it is in the over-modulation zone I, the magnitude of φ1 is obtained by checking Fig. 9. Then, the amplitude of compensating voltage vector Uc1 is figured out by Eq. (22). Regard Uc1 as the reference voltage vector, and the action time of the basic voltage vectors is calculated by Eq. (18). After the compensation, the track of the reference voltage vector is beyond the margin of the rhombus, Tr1+Tr2>Ts. Equation (27) is modified as
(27)
2) Over-modulation zone II
The voltage vectors of over-modulation zone II are shown in Fig. 10.
Same as zone I, the reference voltage vector Ur2 is represented by the dotted circular arc. There are only one intersection of Uc2 and MN, and the compensating area is CDGF. The heavy line MFG represents the actual voltage vector Un2. φ2, represented by is the angle between basic voltage vector U0 and OF. By geometric analysis, the range of φ1 is fixed, that is 0<φ2≤π/2.
According to Fig. 10, the amplitude of compensating vector Uc2 is expressed as
Fig. 10 Voltage vectors of over-modulation zone II
(28)
The amplitude of actual voltage vector Un2 is expressed as
(29)
On the basis of Eqs. (19), (24), (25) and (29), the relationship between M and φ2 is shown as
(30)
From Eq. (30), the graph of relationship between M and φ2 is plotted in Fig. 11.
Fig. 11 Relationship between M and φ2 in zone II
On the basis of given reference voltage vector, the modulation index M is calculated. If it is in the over-modulation zone I, the implementation process is the same as over-modulation zone II.
3) Over-modulation zone III under hardware fault tolerance
The voltage vectors of over-modulation zone III are shown in Fig. 12, where φ1, represented by is the holding angle of the actual voltage vector. In over-modulation zone III, the margin of rhombus is inside of compensating voltage vector. To ensure the maximum of output voltage, Un3 should be held at a vertex for a while until the phase angle of reference voltage vector θr equals φ1. When θr=π/2–φh, Un3 is held at the other vertex of rhombus.
Fig. 12 Voltage vectors of over-modulation zone III
The amplitude of actual voltage vector Un3 is expressed as
(31)
On the basis of Eqs. (19), (24), (25) and (31), the relationship between M and φ1 is shown as
(32)
From Eq. (32), the graph of relationship between M and φ1 is plotted in Fig. 13.
Fig. 13 Relationship between M and φ1 in zone III
If the modulation index M is in the over-modulation zone III, by checking Fig. 13, the magnitude of φ1 is obtained.
I) (n=1, 2, 3, 4), where n is the quadrant number of the vector space.
When Ur is located in first quadrant or third quadrant, Eq. (27) is modified as
(33)
When Ur is located in second quadrant or fourth quadrant, Eq. (27) is modified as
(34)
II) (n=1, 2, 3, 4).
Equation (27) is modified as
(35)
Based on the analysis above, the implementation process of over-modulation strategy under the TPFS topology is shown in Fig. 14.
4 Simulation results
To illustrate the effectiveness of the proposed method of fault-diagnosis and fault tolerance, a simulation model of SAPF system has been developed based on Matlab/Simulink software. The parameters of the simulation model are listed in Table 5.
In this work, m and kf are chosen as 0.8, 10, respectively.
4.1 Fault diagnosis
Set the occurring time of Sa open-switch fault as 0.1 s. Figure 15 shows the waveforms of the compensating current ia, ib, and ic before and after an open-circuit fault.
As we can see in Fig. 15, after the occurrence of open-circuit fault in Sa, the waveform of ia is distorted, and most parts over zero are chopped.
Figure 16 shows the waveforms of grid current isa, isb and isc before and after an open-circuit fault occurs in Sa. Figure 17 shows the spectrum of isa before and after the open-circuit fault.
As we can see in Figs. 16 and 17, the grid current is distorted due to the Sa open-circuit fault, and harmonic distortion rate increases to 11.96% from 2.20%.
Figure 18 shows the waveforms of the residual ra, rb and rc during the simulation. Figure 19 shows the flags of residual εa, εb and εc.
The residual ra, rb and rc are not always zero before
Fig. 14 Implementation process of over-modulation strategy under TPFS topology
Table 5 Parameters of SAPF system simulation model
Fig. 15 Compensating current ia (a), ib (b) and ic (c) with Sa open-circuit
the occurrence of the open-circuit fault, which illustrates the necessity of the threshold, as shown in Fig. 18. After the occurrence of open-switch fault, the value of residual ra, rb and rc change a lot, εa=–1, εb=1, εc=1, as shown in Fig. 19, consistent with the theory analysis.
Fig. 16 Grid current isa, isb and isc before and after fault
Fig. 17 Spectra of isa before (a) and after (b) fault
Figure 20 shows the flag of fault detection Fk and the flag of fault diagnosis FT during the simulation.
After the occurrence of open-circuit fault in Sa, the value of Fa changes into 1 and the values of Fb and Fc remain 0. While FT changes into 1 from 0, as shown in Fig. 20. It is diagnosed that an open-circuit fault had occurred in Sa by checking Table 3.
It takes 1.28 ms to accomplish the open-circuit fault diagnosis, which is faster than switching function model based method in Ref. [23] (9.6 ms) and park vector based method in Ref. [6] (20 ms).
Fig. 18 Waveforms of residual ra (a), rb (b) and rc (c)
4.2 Fault tolerance
After fault diagnosis, the fault tolerance is applied in SAPF system. Two tolerant simulations are carried out in this work, a) hardware fault tolerance and b) hardware fault tolerance with over-modulation strategy.
a) Hardware fault tolerance. The topology of SAPF changes into the TPFS topology, as shown in Fig. 5. Set the amplitude of DC-link reference voltage to 1400 V.
Figures 21 and 22 show the waveforms of compensating current ia, ib, ic and grid current isa, isb, isc before and after hardware fault tolerance. Figure 23 shows the spectrum of isa after hardware fault tolerance.
As we can see in Figs. 21 and 22, SAPF system begins compensating grid current normally after hardware fault tolerance. The distortion rate of isa is 4.19%, as shown in Fig. 23.
Fig. 19 Flags of residual εa (a), εb (b) and εc (c)
b) Hardware fault tolerance with over-modulation strategy. The topology of SAPF changes into the TPFS topology, as shown in Fig. 5. Set the amplitude of DC-link reference voltage to 1122 V and over- modulation strategy under TPFS topology proposed in Section 3.2 is applied.
Figures 24 and 25 show the waveforms of compensating current ia, ib, ic and grid current isa, isb, isc before and after hardware fault tolerance with over-modulation strategy respectively. Figure 26 shows the spectrum of isa after hardware fault tolerance with over-modulation strategy.
In Figs. 24 and 25, SAPF system begins compensating grid current normally after applying over-modulation strategy under TPFS topology. The distortion rate of isa is 4.39%, as shown in Fig. 26.
Fig. 20 Flag of fault detection Fk and flag of fault diagnosis FT:
Fig. 21 ia, ib and ic before and after hardware fault tolerance
Fig. 22 isa, isb and isc before and after hardware fault tolerance
Fig. 23 Spectrum of isa after hardware fault tolerance
Fig. 24 ia, ib and ic before and after hardware fault tolerance with over-modulation strategy
Fig. 25 isa, isb and isc before and after hardware fault tolerance with over-modulation strategy
Fig. 26 Spectrum of isa after hardware fault tolerance with over-modulation strategy
The simulation results can be seen clearly in Table 6.
Table 6 Simulation results
5 Experimental results
To further verify the effectiveness of the fault diagnosis method and fault tolerance strategy, a hardware-in-loop (HIL) verification platform has been developed in laboratory. The HIL platform includes three parts, real-time simulator dSPACE, physical controllers and upper computer, as shown in Fig. 27. The parameters of the platform are listed in Table 5.
Fig. 27 Set up of the HIL verification platform in laboratory
First, build the discrete model of main circuit of SAPF, power switches and other key components in Fig. 4 using Xilinx software. Then compile and download the discrete model to dSPACE. The strategies of fault-diagnosis and fault tolerance are written to the physical controller which is connected with dSPACE by high-speed I/O data interface. The process of the experiment is monitored and regulated by the upper computer. The structure of the HIL verification platform is shown in Fig. 28.
Fig. 28 Sketch of HIL verification platform
Set the occur time of Sa open-switch fault as 0.1 s. Figure 29 shows the waveform of the compensating current ia, ib and ic before and after the open-circuit fault.
As we can see in Fig. 29, after the occurrence of open-circuit fault in Sa, the waveform of ia changes a lot.
Figure 30 shows the flag of fault diagnosis FT during the experiment.
The SAPF topology changes into the TPFS topology after fault diagnosis, as shown in Fig. 5. Set the amplitude of DC-link reference voltage to 1122 V and Over-modulation strategy under hardware fault tolerance proposed in Section 3.2 is applied. The response waveform of DC-link reference voltage and actual voltage are shown in Fig. 31.
After vdc reachesthe waveform of DC-link voltage is stable.
Figure 32 shows the waveforms of isa, isb and isc before and after hardware fault tolerance with over-As we can see in Fig. 32, the gird current is distorted when the open-circuit fault occurs in Sa. After hardware fault tolerance with over-modulation strategy, the gird current returns to normal, the distortion rate is 4.58%, the magnitude of DC-link reference voltage is lower than that of traditional method (1400 V), and the voltage transfer ratio is increased. The experimental results are consistent with the simulation results in Section 4.
Fig. 29 Compensating current ia, ib and ic before and after fault
Fig. 30 Flag of fault diagnosis FT during experiment modulation strategy.
Fig. 31 DC-link reference voltage and actual voltage vdc
Fig. 32 Grid current isa, isb, isc before and after hardware fault tolerance with over-modulation strategy
6 Conclusions
In this work, the open-circuit fault of the power switches in SAPF is analyzed and a fault diagnosis method based on model reference and an over- modulation strategy under hardware fault tolerance are proposed. When an open-switch fault occurs, the performance and reliability of SAPF would be degraded. The proposed fault diagnosis method generates an indication to locate the faulty switch. Hardware fault tolerance with over-modulation strategy is applied to decrease the distortion rate of the grid current, reduces the magnitude of DC-link reference voltage and increase the voltage transfer ratio. The proposed fault diagnosis method and fault tolerant strategy are easy to implement in real time. Simulation and experimental results verified the feasibility and effectiveness of the proposed method.
References
[1] KHADEM S K, BASU M, CONLON M F. Parallel operation of inverters and active power filters in distributed generation system—A review [J]. Renewable & Sustainable Energy Reviews, 2011, 15(9): 5155–5168.
[2] XIA Xiang-yang, ZHOU Zhen, LI Ming-de, GONG Fen, WANG Kai, LIU Fei-long. Application of novel nonlinear control method in active power filter [J]. Journal of Central South University: Science and Technology, 2012, 43(11): 4367–4373. (in Chinese)
[3] ZHANG Hui, SUN Chuan-da, LI Zhi-xin, LIU Juan, CAO Hai-yang, ZHANG Xiao. Voltage vector error fault diagnosis for open-circuit faults of three-phase four-wire active power filters [J]. IEEE Transactions on Power Electronics, 2016, 32(3): 2215–2226.
[4] XU Qun-wei, WANG Yue, WANG Mian, ZHAN Jin-xiang, SUN Zhao-hui, CHEN Guo-zhu. A novel fault-tolerant shunt active power filter and its control strategy [C]// International Symposium on Industrial Electronics. Buzios, 2015: 196–201.
[5] FRANK P M. Fault diagnosis in dynamic systems using analytical and knowledge-based redundancy-a survey and some new result [J]. Automatica, 1990, 26(3): 459–474.
[6] PONTT J, RODRIGUEZ J, CACERES E, IUANES I, SILVA C. Cycloconverter drive system for fault diagnosis study: Real time model, simulation and construction [C]// Power Electronics Specialists Conference. Jeju, 2006: 1–6.
[7] LAI Cai-jin, JIANG Jiang-guo, SU Peng-sheng, CAO Hai-xiang. Novel scheme for fault diagnosis of GTOs and diodes in ASVG main circuit [J]. Journal of Tsinghua University, 1999, 39(3): 107–110. (in Chinese)
[8] NUNO M A F, JORGE O. A voltage-based approach for open-circuit fault diagnosis in voltage-fed SVM motor drives without extra hardware [C]// Electrical Machines. Marseille, 2012: 2378–2383.
[9] YU Hua-xiong, PENG Tao, HAN Hua, LIN Zhi-li, ZHANG Wei. An open-circuit fault detection based on model reference for active power filter [C]// Proceedings of the 33rd Chinese Control Conference. Nanjing, 2014: 3317–3321.
[10] WANG Huai, LISERRE M, BLAABJERG E. Transitioning to physics-of-failure as a reliability driver in power electronics [J]. Journal of Emerging and Selected Topics in Power Electronics, 2014, 2(1): 97–114.
[11] KIM S C, NGUYEN T H, LEE D C, Lee K B, Kim J M. Fault tolerant control of DC-Link voltage sensor for three-phase AC/DC/AC PWM converters [J]. Journal of Power Electronics, 2014, 14(4): 695–703.
[12] KWAK S, TOLIYAT H A. An approach to fault-tolerant three-phase matrix converter drives [J]. IEEE Transactions on Energy Conversion, 2007, 22(4): 855–863.
[13] MENDES A M S, CARDOSO A J M. Fault-tolerant operating strategies applied to three-phase induction-motor drives [J]. IEEE Transactions on Industrial Electronics, 2006, 53(6): 1807–1817.
[14] WANG Wen, LUO An, XU Xian-yong, FENG Lu, CHAU Thuyen Minh, LI Zhou. Space vector pulse-width modulation algorithm and DC-side voltage control strategy of three-phase four-switch active power filters [J]. Iet Power Electronics, 2013, 6(1): 125–135.
[15] LI Guo-hua, SUN Qiang. SVPWM of three-phase four-switch active power filter [J]. Power Electronics, 2015, 49(4): 4–6.
[16] AN Qun-tao, SUN Xing-tao, ZHAO Ke, SUN Li. Control strategy for fault-tolerant three-phase four-switch inverters [J]. Proceedings of the CSEE, 2010, 30(3): 14–20.
[17] TAN Xing-guo, LI Qing-min, WANG Hui, CAO Lei, HAN Shuai. Variable parameter pulse width modulation-based current tracking technology applied to four-switch three-phase shunt active power filter [J]. Iet Power Electronics, 2013, 6(3): 543–553.
[18] FREIRE N M A, MARQUES CARDOSO A J. A fault-tolerant PMSG drive for wind turbine applications with minimal increase of the hardware requirements [J]. IEEE Transactions on Industry Applications, 2014, 50(3): 2039–2049.
[19] HOLTZ J, LOTZKAT W, KHAMBADKONE A M. On continuous control of PWM inverters in the over modulation range including the six-step mode [J]. IEEE Transactions on Power Electronics, 1993, 8(4): 546–553.
[20] LEE D C, LEE G M. A novel overmodulation technique for space-vector PWM inverters [J]. IEEE Transactions on Power Electronics, 1998, 13(6): 1144–1151.
[21] CATALIOTTI A, GENDUSO F, GALLUZZO G R. A new over modulation strategy for high-switching frequency space vector PWM voltage source inverters [C]// Industrial Electronics. 2002, 3: 778–783.
[22] BANG N L H, NHO N V, TAM N K T. Simulation and experiment of hybrid modulation strategy with common-mode voltage reduction for seven-level hybrid cascaded inverter [C]// Green Energy for Sustainable Development. Pattaya, 2014: 1–7.
[23] AN Qun-tao, SUN Li, ZHAO Ke, LIU Chao, YU Li-na. Diagnosis method for inverter open-circuit fault based on switching function model [J]. Proceedings of the CSEE, 2010, 30(6): 1–6.
(Edited by YANG Hua)
Cite this article as: PENG Tao, ZHAO Shuai, DAN Han-bing, YU Hua-xiong. Open-circuit fault diagnosis and fault tolerance for shunt active power filter [J]. Journal of Central South University, 2017, 24(11): 2582–2595. DOI:https://doi.org/10.1007/s11771-017-3672-9.
Foundation item: Project(2012AA051601) supported by the High-Tech Research and Development Program of China
Received date: 2016-05-17; Accepted date: 2016-09-05
Corresponding author: DAN Han-bing, PhD Candidate; Tel: +86–15200815824; E-mail: HanbingDan@csu.edu.cn